## Features

- EL7556C/EL7556AC Pincompatible
- Improved temperature and voltage ranges
- 6A continuous load current
- Precision internal $1 \%$ reference
- 1.0 V to 3.8 V output voltage
- Internal power MOSFETs
- >90\% efficiency
- Synchronous switching
- Adjustable slope compensation
- Over-temperature indicator
- Pulse-by-pulse current limiting
- Operates up to 1 MHz
- $1.5 \%$ typical output accuracy
- Adjustable oscillator with sync
- Remote enable/disable
- Intel P54- and P55-compatible
- VCC2DET interface
- Internal soft-start


## Applications

- PC motherboards
- Local high power CPU supplies
- 5 V to 1.0 V DC:DC conversion
- Portable electronics/instruments
- P54 and P55 regulators
- GTL+ Bus power supply


## Ordering Information

| Part No | Package |  <br> Reel | Outline \# |
| :--- | :---: | :---: | :---: |
| EL7556BCM | 28-Pin SO | - | MDP0027 |
| EL7556BCM-T13 | 28-Pin SO | $13 "$ | MDP0027 |

## General Description

The EL7556BC is an adjustable synchronous DC:DC switching regulator optimized for a 5 V input and $1.0 \mathrm{~V}-3.8 \mathrm{~V}$ output. By combining integrated NMOS power FETS with a fused-lead package, the EL7556BC can supply up to 6A continuous output current without the use of external power devices or discrete heat sinks, thereby minimizing design effort and overall system cost.
On-chip resistorless current sensing is used to achieve stable, highly efficient, current-mode control. The EL7556BC also incorporates the VCC2DET function to directly interface with the Intel P54 and P55 microprocessors. Depending on the state of VCC2DET, the output voltage is internally preset to 3.5 V or a user-adjustable voltage using two external resistors. In both internal and external feedback modes the active-high PWRGD output indicates when the regulator output is within $\pm 10 \%$ of the programmed voltage. An on-board sensor monitors die temperature (OT) for over-temperature conditions and can be connected directly to OUTEN to provide automatic thermal shutdown. Adjustable oscillator frequency and slope compensation allow added flexibility in overall system design.
The EL7556BC is available in a 28 -pin SO package and is specified for operation over the full $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Connection Diagram



Note: All information contained in this data sheet has been carefully checked and is believed to be accurate as of the date of publication; however, this data sheet cannot be a "controlled document". Current revisions, if any, to these Note: All information contained in this data sheet has been carefully checked and is believed to be accurate as of the date of publication; however, this data sheet cannot be a
specifications are maintained at the factory and are available upon your request. We recommend checking the revision level before finalization of your design documentation.
© 2001 Elantec Semiconductor, Inc.

Absolute Maximum Ratings $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Output Pins | -0.3 V below GND, +0.3 V above VDD |
| :--- | ---: | :--- | ---: |
| Supply $\left(\mathrm{V}_{\text {IN }}\right)$ | 6.0 V | Operating Junction Temperature | $135^{\circ} \mathrm{C}$ |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Peak Output Current | 9 A |

## Important Note:

All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $\mathbf{T}_{J}=\mathbf{T}_{C}=\mathbf{T}_{A}$.

## Electrical Characteristics

$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {IN }}=\mathbf{5 V}, \mathrm{CoSC}^{2}=1 \mathrm{nF}, \mathrm{C}_{\text {SLOPE }}=470 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Description | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| General |  |  |  |  |  |  |
| IDD | $\mathrm{V}_{\text {DD }}$ Supply Current | OUTEN $=4 \mathrm{~V}, \mathrm{FOSC}=120 \mathrm{kHz}$ |  | 11 | 25 | mA |
| $\mathrm{I}_{\text {DDOFF }}$ | $\mathrm{V}_{\text {DD }}$ Standby Current | OUTEN $=0$ |  | 0.1 |  | mA |
| Ivin | $\mathrm{V}_{\text {IN }}$ No Load Current | OUTEN $=0$ |  | 3 | 5 | mA |
| Vout1 | Output Initial Accuracy | VCC2DET $=4 \mathrm{~V}$, $\mathrm{I}_{\mathrm{L}}=3 \mathrm{~A}$ (See Fig. 1) | 3.450 | 3.500 | 3.550 | V |
| $\mathrm{V}_{\text {OuT2 }}$ | Output Initial Accuracy | $\begin{aligned} & \mathrm{VCC} 2 \mathrm{DET}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=3 \mathrm{~A} \mathrm{R}_{3}=150 \Omega, \mathrm{R}_{4}= \\ & 100 \Omega(\text { See Fig. 1) } \end{aligned}$ | 2.450 | 2.500 | 2.550 | V |
| Voutline | Output line Regulation | VDD $=5 \mathrm{~V}, \pm 10 \%$ | -1 |  | 1 | \% |
| Voutload | Output Load Regulation | $0 \mathrm{~A}<\mathrm{I}_{\text {LOAD }}<6 \mathrm{~A}$, Relative to $\mathrm{I}_{\mathrm{L}}=3 \mathrm{~A}$. Continuous Mode of Operation (See Fig.1) | -1 |  | 1 | \% |
| RSHORT | Short Circuit Load Resistance | $\mathrm{IL}=6 \mathrm{~A}$, Prior to Continuous Application of RSHORT. OUTEN Connected to OT. |  | 100 |  | $\mathrm{m} \Omega$ |
| $\mathrm{I}_{\text {I MAX }}$ | Current Limit |  |  | 9 |  | A |
| Vouttc | Output Tempco | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}$ |  | $\pm 1$ |  | \% |
| $\mathrm{T}_{\text {OT }}$ | Over Temperature Threshold |  |  | 135 |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{HYS}}$ | Over Temperature Hysteresis |  |  | 40 |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {PWRGD }}$ | Power Good Threshold Relative to Programmed Output Voltage | VCC2SEL $=4 \mathrm{~V}, \mathrm{~V}_{\text {OuT }}=3.50 \mathrm{~V}$ | $\pm 6$ | $\pm 10$ | $\pm 14$ | \% |
| $\mathrm{V}_{\text {DDOFF }}$ | Minimum VDD for Shutdown |  | 3.15 |  |  | V |
| $\mathrm{V}_{\text {dDON }}$ | Maximum VDD for Startup |  |  |  | 4.15 | V |
| $\mathrm{V}_{\mathrm{HYS}}$ | Input Hysteresis | $\mathrm{V}_{\text {HYS }}=\mathrm{V}_{\text {DDON }}-\mathrm{V}_{\text {DDOFF }}$ |  | 0.5 |  | V |
| $\mathrm{M}_{\text {SS }}$ | Soft start slope |  |  | 7 |  | V/mS |
| DMAX | Maximum duty cycle |  |  | 96 |  | \% |
| Controller - Inputs |  |  |  |  |  |  |
| Ipup | VCC2DET, OUTEN Pull Up Current | VCC2DET, OUTEN = 0 | 10 | 14 | 18 | $\mu \mathrm{A}$ |
| ICSLOPE | Cslope Charging Current |  | 23 | 28.5 | 34 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {FB1 }}$ | FB1 Input Pull Up Current |  |  | 2 |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {OT }}$ | Over Temperature Pull Up Resistance | $\mathrm{OT}=0 \mathrm{~V}$ | 30 | 40 | 50 | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\text {IH }}$ | VCC2DET, OUTEN Input High |  | 4 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | VCC2DET, OUTEN Input Low |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {OH PWGD }}$ | Powergood Drive High | $\mathrm{I}_{\text {LOAD }}=1 \mathrm{~mA}$ | 3.5 |  |  | V |
| Vol PWGD | Powergood Drive Low | $\mathrm{I}_{\text {LOAD }}=-1 \mathrm{~mA}$ |  |  | 1.0 | V |
| Controller - Reference |  |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }}$ | Reference Accuracy | $\mathrm{I}_{\text {REF }}=0$ | 1.247 | 1.260 | 1.273 | V |
| $\mathrm{V}_{\text {REFTC }}$ | Reference Voltage Tempco |  |  | 50 |  | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {Refload }}$ | Reference Load Regulation | $0<\mathrm{ILOAD}<100 \mu \mathrm{~A}$ | 0.5 |  | 0.5 | $\% /{ }^{\circ} \mathrm{C}$ |

## EL7556BC

| Electrical Characteristics <br> $\mathbf{V}_{\text {DD }}=\mathbf{V}_{\text {IN }}=\mathbf{5 V}, \mathbf{C}_{\mathbf{O S C}}=\mathbf{1 n F}, \mathrm{C}_{\text {SLOPE }}=\mathbf{4 7 0 p F}, \mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ unless otherwise specified. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Conditions | Min | Typ | Max | Unit |
| Controller - Doubler |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{C} 2 \mathrm{~V}}$ | Voltage Doubler Output | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LOAD}}=10 \mathrm{~mA}$ | 7.5 | 8.1 | 8.7 | V |
| Controller - Oscillator |  |  |  |  |  |  |
| $\mathrm{F}_{\text {RAMP }}$ | Oscillator Ramp Amplitude |  |  | 1.2 |  | V |
| Iosc CHG | Oscillator Charge Current | $0.2 \mathrm{~V}<\mathrm{V}_{\text {OSC }}<1.4 \mathrm{~V}$ |  | 150 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OSC DIS }}$ | Oscillator Discharge Current | $0.2 \mathrm{~V}<\mathrm{V}_{\text {OSC }}<1.4 \mathrm{~V}$ |  | 5 |  | mA |
| $\mathrm{F}_{\text {OSC }}$ | Oscillator initial accuracy |  | 100 | 120 | 140 | kHz |
| $\mathrm{t}_{\text {SYNC }}$ | Minimum oscillator sync width |  |  | 50 |  | ns |
| Power - FET |  |  |  |  |  |  |
| I LEAK | LX Output Leakage to VSS | $\mathrm{L}_{\mathrm{X}}=0 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {DSON }}$ | Composite FET Resistance |  | 18 |  | 30 | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\text {DSONTC }}$ | R ${ }_{\text {DSON }}$ Tempco |  |  | 0.1 |  | $\mathrm{m} \Omega /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\text {BRM }}$ | FET break before make delay |  |  | 10 |  | ns |
| $\mathrm{t}_{\text {LEB }}$ | High side FET minimum on time (LEB) |  |  | 140 |  | ns |

## Typical Performance Curves








## Typical Performance Curves








## Typical Performance Curves






Minimum Output Voltage vs Fosc

Fosc (kHz)

Typical Performance Curves




| EL7556BC <br> Integrated Adjustable 6 Amp Synchronous Switcher |  |  |  |
| :---: | :---: | :---: | :---: |
| Pin Descriptions <br> $\mathrm{I}=$ Input, $\mathrm{O}=$ Output, $\mathrm{S}=$ Supply |  |  |  |
| Pin Number | Pin Name | Pin Type | Function |
| 1 | FB1 | I | Voltage feedback pin for the buck regulator. Active when VCC2DET is logic low. Normally connected to external resistor divider between VOUT and GND. A $2 \mu \mathrm{~A}$ pull-up current forces VOUT to VSS in the event that FB1 is floating and VCC2DET is inadvertently connected to GND. |
| 2 | CREF | I | Bandgap reference bypass capacitor. Typically $0.1 \mu \mathrm{~F}$ to VSS. |
| 3 | CSLOPE | I | Slope compensation capacitor. Ramp width corresponds to LX duty cycle. C CLOPE to CoSC ratio is normally 1:1.5. |
| 4 | COSC | I | Oscillator timing capacitor. $\mathrm{F}_{\mathrm{OSC}}(\mathrm{Hz})$ can be approximated by: $\mathrm{F}_{\text {OSC }}(\mathrm{Hz})=0.0001 / \mathrm{COSC}^{\text {O }}$. $\mathrm{C}_{\text {OSC }}$ in Farads. |
| 5 | VDD | S | Power Supply for PWM control circuitry. Normally the same potential as VIN. |
| 6 | VIN | S | Power supply for the buck regulator. Connected to the drain of the high-side NMOS FET. |
| 7 | VSSP | S | Ground return for the buck regulator. Connected to the source of the low-side synchronous NMOS FET. |
| 8 | VIN | S | Same as pin 6. |
| 9 | VSSP | S | Same as pin 7. |
| 10 | VSSP | S | Same as pin 7. |
| 11 | VSSP | S | Same as pin 7. |
| 12 | VSSP | S | Same as pin 7. |
| 13 | VCC2DET | I | VCC2DET interface logic input. When driven to logic $1 \mathrm{~V}_{\text {OUT }}=3.500 \mathrm{~V}$. When driven to logic 0 the PWM uses FB1 to determine $\mathrm{V}_{\text {OUT }}: \mathrm{V}_{\text {OUT }}=1.0 \mathrm{~V}^{*}(1+\mathrm{R} 3 / \mathrm{R} 4)$. |
| 14 | OUTEN | I | The switching regulator output is enabled when logic 1 . The reference voltage output operates whenever the power supply is qualified (VDD>VPOR) regardless of the state of this pin. |
| 15 | OT | O | Over temperature indicator. Normally high. Pulls low when die temperature exceeds $135^{\circ} \mathrm{C}$, returns to the high state when die temperature has cooled to $100^{\circ} \mathrm{C}$. |
| 16 | PWRGD | O | Power good window comparator output. Logic 1 when regulator output is within $\pm 10 \%$ of programmed voltage. |
| 17 | TEST | I | Test pin. Must be connected to VSSP in normal operation. |
| 18 | VSSP | S | Same as pin 7. |
| 19 | VSSP | S | Same as pin 7. |
| 20 | LX | O | Inductor drive pin. High current switching output whose average voltage equals the regulator output voltage. |
| 21 | LX | O | Same as pin 20. |
| 22 | LX | O | Same as pin 20. |
| 23 | LX | O | Same as pin 20. |
| 24 | VHI | I | Gate drive to high-side driver. Bootstrapped from LX with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 25 | VSS | S | Ground return for the control circuitry. |
| 26 | C2V | I | Connected to voltage doubler output. Supplies gate drive to the low-side driver. |
| 27 | CP | O | Drives the negative side of charge pump capacitor at one-half the oscillator frequency Fosc. |
| 28 | FB2 | I | Voltage feedback pin. Active when VCC2DET is logic 1. Internally preset to $\mathrm{V}_{\text {OUT }}=3.5 \mathrm{~V}$. |

## Block Diagram



## EL7556BC

Integrated Adjustable 6 Amp Synchronous Switcher

## Applications Information

## Circuit Description

## General

The EL7556BC is a fixed frequency, current mode controlled DC:DC converter with integrated N -channel power MOSFETS and a high precision reference. The device incorporates all of the active circuitry required to implement a cost effective, user-programmable 6A synchronous buck converter suitable for use in CPU power supplies. By combining fused-lead packaging technology with an efficient synchronous switching architecture, high power outputs (21W) can be realized without the use of discrete external heat sinks.

## Theory of Operation

The EL7556BC is composed of 7 major blocks:

## 1. PWM Controller

2. Output Voltage Mode Select
3. NMOS Power FETS and Drive Circuitry
4. Bandgap Reference
5. Oscillator
6. Temperature Sensor
7. Power Good and Power On Reset

## PWM Controller

The EL7556BC regulates output voltage through the use of current-mode controlled pulse width modulation. The three main elements in a PWM controller are the feedback loop and reference, a pulse width modulator whose duty cycle is controlled by the feedback error signal, and a filter which averages the logic level modulator output. In a step-down (buck) converter, the feedback loop forces the time-averaged output of the modulator to equal the desired output voltage. Unlike pure voltagemode control systems current-mode control utilizes dual feedback loops to provide both output voltage and inductor current information to the controller. The voltage loop minimizes DC and transient errors in the output voltage by adjusting the PWM duty-cycle in response to changes in line or load conditions. Since the output voltage is equal to the time-average of the modulator output
the relatively large LC time constants found in power supply applications generally results in low bandwidth and poor transient response. By directly monitoring changes in inductor current via a series sense resistor the controller's response time is not entirely limited by the output LC filter and can react more quickly to changes in line or load conditions. This feed-forward characteristic also simplifies AC loop compensation since it adds a zero to the overall loop response. Through proper selection of the current-feedback to voltage-feedback ratio, the overall loop response will approach a one pole system. The resulting system offers several advantages over traditional voltage control systems, including simpler loop compensation, pulse by pulse current limiting, rapid response to line variation and good load step response.
The heart of the controller is a triple-input direct summing comparator which sums voltage feedback, current feedback and slope compensating ramp signals together. Slope compensation is required to prevent system instability which occurs in current-mode topologies operating at duty-cycles greater than $50 \%$ and is also used to define the open-loop gain of the overall system. The compensation ramp amplitude is user adjustable and is set using a single external capacitor (CSLOPE). Each comparator input is weighted and determines the load and line regulation characteristics of the system. Current feedback is measured by sensing the inductor current flowing through the high-side switch whenever it is conducting. At the beginning of each oscillator period the high-side NMOS switch is turned on and CSLOPE ramps positively from its reset state (VREF potential). The comparator inputs are gated off for a minimum period of time (LEB) after the high-side switch is turned on to allow the system to settle. The Leading Edge Blanking (LEB) period prevents the detection of erroneous voltages at the comparator inputs due to switching noise. When programming low regulator output voltages the LEB delay will limit the maximum operating frequency of the circuit since the LEB will result in a minimum duty-cycle regardless of the PWM error voltage. This relationship is shown in the performance curves. If the inductor current exceeds the maximum current limit (ILMAX), a secondary over-current com-
parator will terminate the high-side switch. If ILMAX has not been reached, the regulator output voltage is then compared to the reference voltage VREF. The resultant error voltage is summed with the current feedback and slope compensation ramp. The high-side switch remains on until all three comparator inputs have summed to zero, at which time the high-side switch is turned off and the low-side switch is turned on. In order to eliminate cross-conduction of the high-side and low-side switches a 10 ns break-before-make delay is incorporated in the switch driver circuitry. In the continuous mode of operation the low-side switch will remain on until the end of the oscillator period. In order to improve the low current efficiency of the EL7556BC, a zero-crossing comparator senses when the inductor transitions through zero. Turning off the low-side switch at zero inductor current prevents forward conduction through the internal clamping diodes (LX to VSSP) when the low-side switch turns off, reducing power dissipation. The output enable (OUTEN) input allows the regulator output to be disabled by an external logic control signal.

## Output Voltage Mode Select

The VCC2DET multiplexes the FB1 and FB2 pins to the PWM controller. A logic 1 on VCC2DET selects the FB2 input and forces the output voltage to the internally programmed value of 3.50 V . A logic zero on VCC2DET selects FB1 and allows the output to be programmed from 1.0 to 3.8 V . In general:

$$
V_{\text {OUT }}=1 V \times\left(1+\frac{R_{3}}{R_{4}}\right) \times \text { Volt }
$$

However, due to the relatively low open loop gain of the system, gain errors will occur as the output voltage and loop-gain are changed. This is shown in the performance curves. (The output voltage is factory trimmed to minimize error at a 2.50 V output). A 2 uA pull-up current from FB1 to VIN forces VOUT to GND in the event that FB1 is not used and the VCC2DET is inadvertently toggled between the internal and external feedback mode of operation.

## NMOS Power FETS and Drive Circuitry

The EL7556BC integrates low resistance ( $25 \mathrm{~m} \Omega$ ) NMOS FETS to achieve high efficiency at 6A. Gate
drive for both the high-side and low-side switches is derived through a charge pump consisting of the CP pin and external components D1-D3 and C5-C6. The CP output is a low resistance inverter driven at one-half the oscillator frequency. This is used in conjunction with D2-D3 to generate a 7.5 V (typical) voltage on the C2V pin which provides gate drive to the low-side NMOS switch and associated level shifter. In order to use an NMOS switch for the high-side drive it is necessary to drive the gate voltage above the source voltage (LX). This is accomplished by boot-strapping the VHI pin above the C2V voltage with capacitor C6 and diode D1. When the low-side switch is turned on the LX voltage is close to GND potential and capacitor C6 is charged through diodes D1-D3 to approximately 6.9 V . At the beginning of the next cycle the high side switch turns on and the LX pin begins to rise from GND to VDD potential. As the LX pin rises the positive plate of capacitor C6 follows and eventually reaches a value of approximately 11.2 V , for $\mathrm{VDD}=5 \mathrm{~V}$. This voltage is then level shifted and used to drive the gate of the high-side FET, via the VHI pin.

## Reference

A $1 \%$ temperature compensated band gap reference is integrated in the EL7556BC. The external CREF capacitor acts as the dominant pole of the amplifier and can be increased in size to maximize transient noise rejection. A value of 0.1 uF is recommended.

## Oscillator

The system clock is generated by an internal relaxation oscillator with a maximum duty-cycle of approximately $96 \%$. Operating frequency can be adjusted through the COSC pin or can be driven by an external clock source. If the oscillator is driven by an external source, care must be taken in the selection of CSLOPE. Since the COSC and CSLOPE values determine the open loop gain of the system, changes to COSC require corresponding changes to CSLOPE in order to maintain a constant gain ratio. The recommended ratio of COSC to CSLOPE is $1.5: 1$

## Temperature Sensor

An internal temperature sensor continuously monitors die temperature. In the event that die temperature

## EL7556BC

## Integrated Adjustable 6 Amp Synchronous Switcher

exceeds the thermal trip-point, the OT pin will output a logic 0 . The upper and lower trip points are set to $135^{\circ} \mathrm{C}$ and $100^{\circ} \mathrm{C}$ respectively. To enable thermal shutdown this pin should be tied directly to OUTEN. Use of this feature is recommended during normal operation

## Power Good and Power On Reset

During power up the output regulator will be disabled until VIN reaches a value of approximately 4.0 V . Approximately 500 mV of hysteresis is present to eliminate noise induced oscillations.

Under-voltage and over-voltage conditions on the regulator output are detected through an internal window comparator. A logic 1 on the PWRGD output indicates that regulated output voltage is within $\pm 10 \%$ of the nominally programmed output voltage. Although small, the typical values of the PWRGD threshold will vary with changes to external feedback (and resultant loop gain) of the system. This dependence is shown in the typical performance curves.

## Thermal Management

The EL7556BC utilizes "fused lead" packaging technology in conjunction with the system board layout to achieve a lower thermal resistance than typically found in standard 28 -pin SO packages. By fusing (or connecting) multiple external leads to the die substrate within the package, a very conductive heat path to the outside of the package is created. This conductive heat path MUST then be connected to a heat sinking area on the PCB in order to dissipate heat out and away from the device. The conductive paths for the EL7556BC package are the fused leads: $\# 7,9,10,11,12,18$, and 19. If a sufficient amount of PCB metal area is connected to the fused package leads, a junction-to-ambient thermal resistance of approximately $31^{\circ} \mathrm{C} / \mathrm{W}$ can be achieved (compared to $78^{\circ} \mathrm{C} / \mathrm{W}$ for a standard SO28 package). The general relationship between PCB heat-sinking metal area and the thermal resistance for this package is shown in the Performance Curves section of this data sheet. It can be readily seen that the thermal resistance for this package approaches an asymptotic value of approximately $31^{\circ} \mathrm{C} / \mathrm{W}$ without any airflow. Additional information can be found in Application Note \#8 (Measuring the Thermal Resistance of Power Surface-Mount Packages).

If the thermal shutdown pin is connected to OUTEN the IC will enter thermal shutdown when the maximum junction temperature is reached. For a thermal shutdown of $135^{\circ} \mathrm{C}$ and power dissipation of 2.2 W the ambient temperature is limited to a maximum value of $67^{\circ} \mathrm{C}$ (typical). The ambient temperature range can be extended with the application of air flow. For example, the addition of 100LFM reduces the thermal resistance by approximately $15 \%$ and can extend the operating ambient to $77^{\circ} \mathrm{C}$ (typical). Since the thermal performance of the IC is heavily dependent on the board layout, the system designer should exercise care during the design phase to ensure that the IC will operate under the worstcase environmental conditions.

[^0]Elantec Semiconductor, Inc.
675 Trade Zone Blvd.
Milpitas, CA 95035
Telephone: (408) 945-1323
(888) ELANTEC
$\begin{array}{ll}\text { Fax: } & \text { (408) } 945-9305 \\ \text { European } & \text { Office: }+44-118-977-6020\end{array}$
Japan Technical Center: +81-45-682-5820

## WARNING - Life Support Policy

Elantec, Inc. products are not authorized for and should not be used within Life Support Systems without the specific written consent of Elantec, Inc. Life Support systems are equipment intended to support or sustain life and whose failure to perform when properly used in accordance with instructions provided can be reasonably expected to result in significant personal injury or death. Users contemplating application of Elantec, Inc. Products in Life Support Systems are requested to contact Elantec, Inc. factory headquarters to establish suitable terms \& conditions for these applications. Elantec, Inc.'s warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.


[^0]:    若 EL7556BC

    ## General Disclaimer

    Specifications contained in this data sheet are in effect as of the publication date shown. Elantec, Inc. reserves the right to make changes in the circuitry or specifications contained herein at any time without notice. Elantec, Inc. assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.

